ISSN ONLINE(2278-8875) PRINT (2320-3765)

All submissions of the EM system will be redirected to Online Manuscript Submission System. Authors are requested to submit articles directly to Online Manuscript Submission System of respective journal.

Research Article Open Access

Power Efficient Comparator Architecture for Wireless Sensor Nodes

Abstract

Designing a low power Wireless Sensor Node is highly important for getting longer lifetime. Radio transmission and data processing is energy consuming process. No compensation can be done in the field of energy consumption in radio transmission. This Paper Concentrate on energy reduction in the field of on the node processing. Due to limited energy supply from batteries the node must trade communication for on the node computation. Many of the WSN data processing algorithms uses parallel pefix operations as common denominator. Parallel Prefix Operations have the form of Binary Tree Architecture. Binary tree architecture uses more number of Processing Elements. Parallel Prefix operations using Binary Tree Architecture uses more area and more power. Binary Tree Architecture can be modified in to area and power efficient Folded Tree Architecture. A Digital comparator is a hardware electronic device that has two binary inputs and determines whether one number is greater than, less than or equal to the other number. The comparators are widely used in Micro Controller Units (MCUs) of WSN nodes. Which is a crucial data path element of image and signal processing architectures. By using Folded Tree Architecture Area and Power Efficient Comparator Architecture can be formed. Thus Power and Area efficient WSN node can be formed.

Jasmin CS, Angel Mathew P

To read the full article Download Full Article